You cannot select more than 25 topics
Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
818 B
818 B
Cells needed for the Skywater test site
We need to produce the necessary
- Schematic
- Layout
- Logic and timing models for
Low level cells
-
10T SRAM a. WWL, RWL0, , RWL1 b. (WBL WBL_B), RBL0, RBL1
-
Local eval (NAND2 with 2 precharged inputs)
a. PC_Left, PC_Right, In_Left, In_Right -> Q (output)
- LSDL state-holding latch (Latch with 2 dynamic inputs forming an 'Or')
a. In_Left, In_Right, CLK -> Q (output)
Mid level cell
Partially decode 2R1W 64Rx24 bit array). (Includes early/late output latch)
Inputs:
- ClockA0,Clock~A0
- ~A1*~A2,~A1,~A2, A1~A2,A1*~A2,
- A3 ,~A3
- ~A4*~A5,~A4,~A5, A14~A5,A4*~A5,
- DataIn0..DI23
- Early and late Clock for LSDL state holding latch.
Outputs:
- DataOut00..DO023
- DO10..DO123
- DO20..DO223
- DO30..DO323