litedram: Remove remnants of riscv-inits

We still had some wires bringing an extra serial port out of
litedram for the built-in riscv processor. This is all gone now
so take them out.

Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
jtag-port
Benjamin Herrenschmidt 5 years ago
parent 3c99e6c31f
commit a93d9e77c9

@ -91,9 +91,6 @@ begin
wb_ctrl_is_csr => wb_dram_is_csr, wb_ctrl_is_csr => wb_dram_is_csr,
wb_ctrl_is_init => wb_dram_is_init, wb_ctrl_is_init => wb_dram_is_init,


serial_tx => open,
serial_rx => '1',

init_done => open, init_done => open,
init_error => open, init_error => open,



@ -61,9 +61,6 @@ begin
wb_ctrl_is_csr => '0', wb_ctrl_is_csr => '0',
wb_ctrl_is_init => '0', wb_ctrl_is_init => '0',


serial_tx => open,
serial_rx => '1',

init_done => open, init_done => open,
init_error => open, init_error => open,



@ -26,12 +26,6 @@ entity toplevel is
uart_main_tx : out std_ulogic; uart_main_tx : out std_ulogic;
uart_main_rx : in std_ulogic; uart_main_rx : in std_ulogic;


-- DRAM UART signals (PMOD)
uart_pmod_tx : out std_ulogic;
uart_pmod_rx : in std_ulogic;
uart_pmod_cts_n : in std_ulogic;
uart_pmod_rts_n : out std_ulogic;

-- LEDs -- LEDs
led0_b : out std_ulogic; led0_b : out std_ulogic;
led0_g : out std_ulogic; led0_g : out std_ulogic;
@ -110,8 +104,6 @@ architecture behaviour of toplevel is
constant PAYLOAD_SIZE : natural := get_payload_size; constant PAYLOAD_SIZE : natural := get_payload_size;
begin begin


uart_pmod_rts_n <= '0';

-- Main SoC -- Main SoC
soc0: entity work.soc soc0: entity work.soc
generic map( generic map(
@ -232,9 +224,6 @@ begin
wb_ctrl_is_csr => wb_dram_is_csr, wb_ctrl_is_csr => wb_dram_is_csr,
wb_ctrl_is_init => wb_dram_is_init, wb_ctrl_is_init => wb_dram_is_init,


serial_tx => uart_pmod_tx,
serial_rx => uart_pmod_rx,

init_done => dram_init_done, init_done => dram_init_done,
init_error => dram_init_error, init_error => dram_init_error,



@ -212,9 +212,6 @@ begin
wb_ctrl_is_csr => wb_dram_is_csr, wb_ctrl_is_csr => wb_dram_is_csr,
wb_ctrl_is_init => wb_dram_is_init, wb_ctrl_is_init => wb_dram_is_init,


serial_tx => open,
serial_rx => '0',

init_done => dram_init_done, init_done => dram_init_done,
init_error => dram_init_error, init_error => dram_init_error,



@ -52,10 +52,6 @@ entity litedram_wrapper is
wb_ctrl_is_csr : in std_ulogic; wb_ctrl_is_csr : in std_ulogic;
wb_ctrl_is_init : in std_ulogic; wb_ctrl_is_init : in std_ulogic;


-- Init core serial debug
serial_tx : out std_ulogic;
serial_rx : in std_ulogic;

-- Misc -- Misc
init_done : out std_ulogic; init_done : out std_ulogic;
init_error : out std_ulogic; init_error : out std_ulogic;

Loading…
Cancel
Save