@ -49,18 +49,22 @@ begin
 
			
		
	
		
		
			
				
					
					 
			
		
	
		
		
			
				
					
					        test_runner_setup(runner, runner_cfg);
        test_runner_setup(runner, runner_cfg);
 
			
		
	
		
		
			
				
					
					 
			
		
	
		
		
			
				
					
					        while test_suite loop
 
			
		
	
		
		
			
				
					
					            rst <= '1';
            rst <= '1';
 
			
		
	
		
		
			
				
					
					            wait for clk_period;
            wait for clk_period;
 
			
		
	
		
		
			
				
					
					            rst <= '0';
            rst <= '0';
 
			
		
	
		
		
			
				
					
					 
			
		
	
		
		
			
				
					
					        d1.valid <= '1';
 
			
		
	
		
		
			
				
					
					        d1.dividend <= x"0000000010001000";
 
			
		
	
		
		
			
				
					
					        d1.divisor  <= x"0000000000001111";
 
			
		
	
		
		
			
				
					
					            d1.is_signed <= '0';
            d1.is_signed <= '0';
 
			
		
	
		
		
			
				
					
					        d1.is_32bit <= '0';
            d1.neg_result <= '0';
 
			
				
				
			
		
	
		
		
	
		
		
			
				
					
					            d1.is_extended <= '0';
            d1.is_extended <= '0';
 
			
		
	
		
		
			
				
					
					            d1.is_32bit <= '0';
 
			
		
	
		
		
			
				
					
					            d1.is_modulus <= '0';
            d1.is_modulus <= '0';
 
			
		
	
		
		
			
				
					
					        d1.neg_result <= '0';
            d1.valid <= '0';
 
			
				
				
			
		
	
		
		
	
		
		
			
				
					
					 
			
		
	
		
		
			
				
					
					            if run("Test interface") then
 
			
		
	
		
		
			
				
					
					                d1.valid <= '1';
 
			
		
	
		
		
			
				
					
					                d1.dividend <= x"0000000010001000";
 
			
		
	
		
		
			
				
					
					                d1.divisor  <= x"0000000000001111";
 
			
		
	
		
		
			
				
					
					 
			
		
	
		
		
			
				
					
					                wait for clk_period;
                wait for clk_period;
 
			
		
	
		
		
			
				
					
					                assert d2.valid = '0';
                assert d2.valid = '0';
 
			
		
	
	
		
		
			
				
					
						
							
								 
						
						
							
								 
						
						
					 
					@ -100,8 +104,7 @@ begin
 
			
		
	
		
		
			
				
					
					                wait for clk_period;
                wait for clk_period;
 
			
		
	
		
		
			
				
					
					                assert d2.valid = '0';
                assert d2.valid = '0';
 
			
		
	
		
		
			
				
					
					 
			
		
	
		
		
			
				
					
					        -- test divd
            elsif run("Test divd") then
 
			
				
				
			
		
	
		
		
			
				
					
					        report "test divd";
 
			
		
	
		
		
	
		
		
			
				
					
					                divd_loop : for dlength in 1 to 8 loop
                divd_loop : for dlength in 1 to 8 loop
 
			
		
	
		
		
			
				
					
					                    for vlength in 1 to dlength loop
                    for vlength in 1 to dlength loop
 
			
		
	
		
		
			
				
					
					                        for i in 0 to 100 loop
                        for i in 0 to 100 loop
 
			
		
	
	
		
		
			
				
					
						
							
								 
						
						
							
								 
						
						
					 
					@ -135,8 +138,7 @@ begin
 
			
		
	
		
		
			
				
					
					                    end loop;
                    end loop;
 
			
		
	
		
		
			
				
					
					                end loop;
                end loop;
 
			
		
	
		
		
			
				
					
					 
			
		
	
		
		
			
				
					
					        -- test divdu
            elsif run("Test divdu") then
 
			
				
				
			
		
	
		
		
			
				
					
					        report "test divdu";
 
			
		
	
		
		
	
		
		
			
				
					
					                divdu_loop : for dlength in 1 to 8 loop
                divdu_loop : for dlength in 1 to 8 loop
 
			
		
	
		
		
			
				
					
					                    for vlength in 1 to dlength loop
                    for vlength in 1 to dlength loop
 
			
		
	
		
		
			
				
					
					                        for i in 0 to 100 loop
                        for i in 0 to 100 loop
 
			
		
	
	
		
		
			
				
					
						
						
						
							
								 
						
					 
					@ -145,8 +147,6 @@ begin
 
			
		
	
		
		
			
				
					
					 
			
		
	
		
		
			
				
					
					                            d1.dividend <= ra;
                            d1.dividend <= ra;
 
			
		
	
		
		
			
				
					
					                            d1.divisor <= rb;
                            d1.divisor <= rb;
 
			
		
	
		
		
			
				
					
					                    d1.is_signed <= '0';
 
			
		
	
		
		
			
				
					
					                    d1.neg_result <= '0';
 
			
		
	
		
		
			
				
					
					                            d1.valid <= '1';
                            d1.valid <= '1';
 
			
		
	
		
		
			
				
					
					 
			
		
	
		
		
			
				
					
					                            wait for clk_period;
                            wait for clk_period;
 
			
		
	
	
		
		
			
				
					
						
						
						
							
								 
						
					 
					@ -170,8 +170,7 @@ begin
 
			
		
	
		
		
			
				
					
					                    end loop;
                    end loop;
 
			
		
	
		
		
			
				
					
					                end loop;
                end loop;
 
			
		
	
		
		
			
				
					
					 
			
		
	
		
		
			
				
					
					        -- test divde
            elsif run("Test divde") then
 
			
				
				
			
		
	
		
		
			
				
					
					        report "test divde";
 
			
		
	
		
		
	
		
		
			
				
					
					                divde_loop : for vlength in 1 to 8 loop
                divde_loop : for vlength in 1 to 8 loop
 
			
		
	
		
		
			
				
					
					                    for dlength in 1 to vlength loop
                    for dlength in 1 to vlength loop
 
			
		
	
		
		
			
				
					
					                        for i in 0 to 100 loop
                        for i in 0 to 100 loop
 
			
		
	
	
		
		
			
				
					
						
							
								 
						
						
							
								 
						
						
					 
					@ -211,8 +210,7 @@ begin
 
			
		
	
		
		
			
				
					
					                    end loop;
                    end loop;
 
			
		
	
		
		
			
				
					
					                end loop;
                end loop;
 
			
		
	
		
		
			
				
					
					 
			
		
	
		
		
			
				
					
					        -- test divdeu
            elsif run("Test divdeu") then
 
			
				
				
			
		
	
		
		
			
				
					
					        report "test divdeu";
 
			
		
	
		
		
	
		
		
			
				
					
					                divdeu_loop : for vlength in 1 to 8 loop
                divdeu_loop : for vlength in 1 to 8 loop
 
			
		
	
		
		
			
				
					
					                    for dlength in 1 to vlength loop
                    for dlength in 1 to vlength loop
 
			
		
	
		
		
			
				
					
					                        for i in 0 to 100 loop
                        for i in 0 to 100 loop
 
			
		
	
	
		
		
			
				
					
						
						
						
							
								 
						
					 
					@ -221,8 +219,6 @@ begin
 
			
		
	
		
		
			
				
					
					 
			
		
	
		
		
			
				
					
					                            d1.dividend <= ra;
                            d1.dividend <= ra;
 
			
		
	
		
		
			
				
					
					                            d1.divisor <= rb;
                            d1.divisor <= rb;
 
			
		
	
		
		
			
				
					
					                    d1.is_signed <= '0';
 
			
		
	
		
		
			
				
					
					                    d1.neg_result <= '0';
 
			
		
	
		
		
			
				
					
					                            d1.is_extended <= '1';
                            d1.is_extended <= '1';
 
			
		
	
		
		
			
				
					
					                            d1.valid <= '1';
                            d1.valid <= '1';
 
			
		
	
		
		
			
				
					
					 
			
		
	
	
		
		
			
				
					
						
							
								 
						
						
							
								 
						
						
					 
					@ -249,8 +245,7 @@ begin
 
			
		
	
		
		
			
				
					
					                    end loop;
                    end loop;
 
			
		
	
		
		
			
				
					
					                end loop;
                end loop;
 
			
		
	
		
		
			
				
					
					 
			
		
	
		
		
			
				
					
					        -- test divw
            elsif run("Test divw") then
 
			
				
				
			
		
	
		
		
			
				
					
					        report "test divw";
 
			
		
	
		
		
	
		
		
			
				
					
					                divw_loop : for dlength in 1 to 4 loop
                divw_loop : for dlength in 1 to 4 loop
 
			
		
	
		
		
			
				
					
					                    for vlength in 1 to dlength loop
                    for vlength in 1 to dlength loop
 
			
		
	
		
		
			
				
					
					                        for i in 0 to 100 loop
                        for i in 0 to 100 loop
 
			
		
	
	
		
		
			
				
					
						
						
						
							
								 
						
					 
					@ -261,7 +256,6 @@ begin
 
			
		
	
		
		
			
				
					
					                            d1.divisor <= rb when rb(63) = '0' else std_ulogic_vector(- signed(rb));
                            d1.divisor <= rb when rb(63) = '0' else std_ulogic_vector(- signed(rb));
 
			
		
	
		
		
			
				
					
					                            d1.is_signed <= '1';
                            d1.is_signed <= '1';
 
			
		
	
		
		
			
				
					
					                            d1.neg_result <= ra(63) xor rb(63);
                            d1.neg_result <= ra(63) xor rb(63);
 
			
		
	
		
		
			
				
					
					                    d1.is_extended <= '0';
 
			
		
	
		
		
			
				
					
					                            d1.is_32bit <= '1';
                            d1.is_32bit <= '1';
 
			
		
	
		
		
			
				
					
					                            d1.valid <= '1';
                            d1.valid <= '1';
 
			
		
	
		
		
			
				
					
					 
			
		
	
	
		
		
			
				
					
						
						
						
							
								 
						
					 
					@ -286,8 +280,7 @@ begin
 
			
		
	
		
		
			
				
					
					                    end loop;
                    end loop;
 
			
		
	
		
		
			
				
					
					                end loop;
                end loop;
 
			
		
	
		
		
			
				
					
					 
			
		
	
		
		
			
				
					
					        -- test divwu
            elsif run("Test divwu") then
 
			
				
				
			
		
	
		
		
			
				
					
					        report "test divwu";
 
			
		
	
		
		
	
		
		
			
				
					
					                divwu_loop : for dlength in 1 to 4 loop
                divwu_loop : for dlength in 1 to 4 loop
 
			
		
	
		
		
			
				
					
					                    for vlength in 1 to dlength loop
                    for vlength in 1 to dlength loop
 
			
		
	
		
		
			
				
					
					                        for i in 0 to 100 loop
                        for i in 0 to 100 loop
 
			
		
	
	
		
		
			
				
					
						
						
						
							
								 
						
					 
					@ -296,9 +289,6 @@ begin
 
			
		
	
		
		
			
				
					
					 
			
		
	
		
		
			
				
					
					                            d1.dividend <= ra;
                            d1.dividend <= ra;
 
			
		
	
		
		
			
				
					
					                            d1.divisor <= rb;
                            d1.divisor <= rb;
 
			
		
	
		
		
			
				
					
					                    d1.is_signed <= '0';
 
			
		
	
		
		
			
				
					
					                    d1.neg_result <= '0';
 
			
		
	
		
		
			
				
					
					                    d1.is_extended <= '0';
 
			
		
	
		
		
			
				
					
					                            d1.is_32bit <= '1';
                            d1.is_32bit <= '1';
 
			
		
	
		
		
			
				
					
					                            d1.valid <= '1';
                            d1.valid <= '1';
 
			
		
	
		
		
			
				
					
					 
			
		
	
	
		
		
			
				
					
						
						
						
							
								 
						
					 
					@ -323,8 +313,7 @@ begin
 
			
		
	
		
		
			
				
					
					                    end loop;
                    end loop;
 
			
		
	
		
		
			
				
					
					                end loop;
                end loop;
 
			
		
	
		
		
			
				
					
					 
			
		
	
		
		
			
				
					
					        -- test divwe
            elsif run("Test divwe") then
 
			
				
				
			
		
	
		
		
			
				
					
					        report "test divwe";
 
			
		
	
		
		
	
		
		
			
				
					
					                divwe_loop : for vlength in 1 to 4 loop
                divwe_loop : for vlength in 1 to 4 loop
 
			
		
	
		
		
			
				
					
					                    for dlength in 1 to vlength loop
                    for dlength in 1 to vlength loop
 
			
		
	
		
		
			
				
					
					                        for i in 0 to 100 loop
                        for i in 0 to 100 loop
 
			
		
	
	
		
		
			
				
					
						
						
						
							
								 
						
					 
					@ -335,7 +324,6 @@ begin
 
			
		
	
		
		
			
				
					
					                            d1.divisor <= rb when rb(63) = '0' else std_ulogic_vector(- signed(rb));
                            d1.divisor <= rb when rb(63) = '0' else std_ulogic_vector(- signed(rb));
 
			
		
	
		
		
			
				
					
					                            d1.is_signed <= '1';
                            d1.is_signed <= '1';
 
			
		
	
		
		
			
				
					
					                            d1.neg_result <= ra(63) xor rb(63);
                            d1.neg_result <= ra(63) xor rb(63);
 
			
		
	
		
		
			
				
					
					                    d1.is_extended <= '0';
 
			
		
	
		
		
			
				
					
					                            d1.is_32bit <= '1';
                            d1.is_32bit <= '1';
 
			
		
	
		
		
			
				
					
					                            d1.valid <= '1';
                            d1.valid <= '1';
 
			
		
	
		
		
			
				
					
					 
			
		
	
	
		
		
			
				
					
						
							
								 
						
						
							
								 
						
						
					 
					@ -364,8 +352,7 @@ begin
 
			
		
	
		
		
			
				
					
					                    end loop;
                    end loop;
 
			
		
	
		
		
			
				
					
					                end loop;
                end loop;
 
			
		
	
		
		
			
				
					
					 
			
		
	
		
		
			
				
					
					        -- test divweu
            elsif run("Test divweu") then
 
			
				
				
			
		
	
		
		
			
				
					
					        report "test divweu";
 
			
		
	
		
		
	
		
		
			
				
					
					                divweu_loop : for vlength in 1 to 4 loop
                divweu_loop : for vlength in 1 to 4 loop
 
			
		
	
		
		
			
				
					
					                    for dlength in 1 to vlength loop
                    for dlength in 1 to vlength loop
 
			
		
	
		
		
			
				
					
					                        for i in 0 to 100 loop
                        for i in 0 to 100 loop
 
			
		
	
	
		
		
			
				
					
						
						
						
							
								 
						
					 
					@ -374,9 +361,6 @@ begin
 
			
		
	
		
		
			
				
					
					 
			
		
	
		
		
			
				
					
					                            d1.dividend <= ra;
                            d1.dividend <= ra;
 
			
		
	
		
		
			
				
					
					                            d1.divisor <= rb;
                            d1.divisor <= rb;
 
			
		
	
		
		
			
				
					
					                    d1.is_signed <= '0';
 
			
		
	
		
		
			
				
					
					                    d1.neg_result <= '0';
 
			
		
	
		
		
			
				
					
					                    d1.is_extended <= '0';
 
			
		
	
		
		
			
				
					
					                            d1.is_32bit <= '1';
                            d1.is_32bit <= '1';
 
			
		
	
		
		
			
				
					
					                            d1.valid <= '1';
                            d1.valid <= '1';
 
			
		
	
		
		
			
				
					
					 
			
		
	
	
		
		
			
				
					
						
						
						
							
								 
						
					 
					@ -401,8 +385,7 @@ begin
 
			
		
	
		
		
			
				
					
					                    end loop;
                    end loop;
 
			
		
	
		
		
			
				
					
					                end loop;
                end loop;
 
			
		
	
		
		
			
				
					
					 
			
		
	
		
		
			
				
					
					        -- test modsd
            elsif run("Test modsd") then
 
			
				
				
			
		
	
		
		
			
				
					
					        report "test modsd";
 
			
		
	
		
		
	
		
		
			
				
					
					                modsd_loop : for dlength in 1 to 8 loop
                modsd_loop : for dlength in 1 to 8 loop
 
			
		
	
		
		
			
				
					
					                    for vlength in 1 to dlength loop
                    for vlength in 1 to dlength loop
 
			
		
	
		
		
			
				
					
					                        for i in 0 to 100 loop
                        for i in 0 to 100 loop
 
			
		
	
	
		
		
			
				
					
						
						
						
							
								 
						
					 
					@ -413,8 +396,6 @@ begin
 
			
		
	
		
		
			
				
					
					                            d1.divisor <= rb when rb(63) = '0' else std_ulogic_vector(- signed(rb));
                            d1.divisor <= rb when rb(63) = '0' else std_ulogic_vector(- signed(rb));
 
			
		
	
		
		
			
				
					
					                            d1.is_signed <= '1';
                            d1.is_signed <= '1';
 
			
		
	
		
		
			
				
					
					                            d1.neg_result <= ra(63);
                            d1.neg_result <= ra(63);
 
			
		
	
		
		
			
				
					
					                    d1.is_extended <= '0';
 
			
		
	
		
		
			
				
					
					                    d1.is_32bit <= '0';
 
			
		
	
		
		
			
				
					
					                            d1.is_modulus <= '1';
                            d1.is_modulus <= '1';
 
			
		
	
		
		
			
				
					
					                            d1.valid <= '1';
                            d1.valid <= '1';
 
			
		
	
		
		
			
				
					
					 
			
		
	
	
		
		
			
				
					
						
						
						
							
								 
						
					 
					@ -439,8 +420,7 @@ begin
 
			
		
	
		
		
			
				
					
					                    end loop;
                    end loop;
 
			
		
	
		
		
			
				
					
					                end loop;
                end loop;
 
			
		
	
		
		
			
				
					
					 
			
		
	
		
		
			
				
					
					        -- test modud
            elsif run("Test modud") then
 
			
				
				
			
		
	
		
		
			
				
					
					        report "test modud";
 
			
		
	
		
		
	
		
		
			
				
					
					                modud_loop : for dlength in 1 to 8 loop
                modud_loop : for dlength in 1 to 8 loop
 
			
		
	
		
		
			
				
					
					                    for vlength in 1 to dlength loop
                    for vlength in 1 to dlength loop
 
			
		
	
		
		
			
				
					
					                        for i in 0 to 100 loop
                        for i in 0 to 100 loop
 
			
		
	
	
		
		
			
				
					
						
						
						
							
								 
						
					 
					@ -449,10 +429,6 @@ begin
 
			
		
	
		
		
			
				
					
					 
			
		
	
		
		
			
				
					
					                            d1.dividend <= ra;
                            d1.dividend <= ra;
 
			
		
	
		
		
			
				
					
					                            d1.divisor <= rb;
                            d1.divisor <= rb;
 
			
		
	
		
		
			
				
					
					                    d1.is_signed <= '0';
 
			
		
	
		
		
			
				
					
					                    d1.neg_result <= '0';
 
			
		
	
		
		
			
				
					
					                    d1.is_extended <= '0';
 
			
		
	
		
		
			
				
					
					                    d1.is_32bit <= '0';
 
			
		
	
		
		
			
				
					
					                            d1.is_modulus <= '1';
                            d1.is_modulus <= '1';
 
			
		
	
		
		
			
				
					
					                            d1.valid <= '1';
                            d1.valid <= '1';
 
			
		
	
		
		
			
				
					
					 
			
		
	
	
		
		
			
				
					
						
						
						
							
								 
						
					 
					@ -477,8 +453,7 @@ begin
 
			
		
	
		
		
			
				
					
					                    end loop;
                    end loop;
 
			
		
	
		
		
			
				
					
					                end loop;
                end loop;
 
			
		
	
		
		
			
				
					
					 
			
		
	
		
		
			
				
					
					        -- test modsw
            elsif run("Test modsw") then
 
			
				
				
			
		
	
		
		
			
				
					
					        report "test modsw";
 
			
		
	
		
		
	
		
		
			
				
					
					                modsw_loop : for dlength in 1 to 4 loop
                modsw_loop : for dlength in 1 to 4 loop
 
			
		
	
		
		
			
				
					
					                    for vlength in 1 to dlength loop
                    for vlength in 1 to dlength loop
 
			
		
	
		
		
			
				
					
					                        for i in 0 to 100 loop
                        for i in 0 to 100 loop
 
			
		
	
	
		
		
			
				
					
						
						
						
							
								 
						
					 
					@ -489,7 +464,6 @@ begin
 
			
		
	
		
		
			
				
					
					                            d1.divisor <= rb when rb(63) = '0' else std_ulogic_vector(- signed(rb));
                            d1.divisor <= rb when rb(63) = '0' else std_ulogic_vector(- signed(rb));
 
			
		
	
		
		
			
				
					
					                            d1.is_signed <= '1';
                            d1.is_signed <= '1';
 
			
		
	
		
		
			
				
					
					                            d1.neg_result <= ra(63);
                            d1.neg_result <= ra(63);
 
			
		
	
		
		
			
				
					
					                    d1.is_extended <= '0';
 
			
		
	
		
		
			
				
					
					                            d1.is_32bit <= '1';
                            d1.is_32bit <= '1';
 
			
		
	
		
		
			
				
					
					                            d1.is_modulus <= '1';
                            d1.is_modulus <= '1';
 
			
		
	
		
		
			
				
					
					                            d1.valid <= '1';
                            d1.valid <= '1';
 
			
		
	
	
		
		
			
				
					
						
							
								 
						
						
							
								 
						
						
					 
					@ -520,8 +494,7 @@ begin
 
			
		
	
		
		
			
				
					
					                    end loop;
                    end loop;
 
			
		
	
		
		
			
				
					
					                end loop;
                end loop;
 
			
		
	
		
		
			
				
					
					 
			
		
	
		
		
			
				
					
					        -- test moduw
            elsif run("Test moduw") then
 
			
				
				
			
		
	
		
		
			
				
					
					        report "test moduw";
 
			
		
	
		
		
	
		
		
			
				
					
					                moduw_loop : for dlength in 1 to 4 loop
                moduw_loop : for dlength in 1 to 4 loop
 
			
		
	
		
		
			
				
					
					                    for vlength in 1 to dlength loop
                    for vlength in 1 to dlength loop
 
			
		
	
		
		
			
				
					
					                        for i in 0 to 100 loop
                        for i in 0 to 100 loop
 
			
		
	
	
		
		
			
				
					
						
						
						
							
								 
						
					 
					@ -530,9 +503,6 @@ begin
 
			
		
	
		
		
			
				
					
					 
			
		
	
		
		
			
				
					
					                            d1.dividend <= ra;
                            d1.dividend <= ra;
 
			
		
	
		
		
			
				
					
					                            d1.divisor <= rb;
                            d1.divisor <= rb;
 
			
		
	
		
		
			
				
					
					                    d1.is_signed <= '0';
 
			
		
	
		
		
			
				
					
					                    d1.neg_result <= '0';
 
			
		
	
		
		
			
				
					
					                    d1.is_extended <= '0';
 
			
		
	
		
		
			
				
					
					                            d1.is_32bit <= '1';
                            d1.is_32bit <= '1';
 
			
		
	
		
		
			
				
					
					                            d1.is_modulus <= '1';
                            d1.is_modulus <= '1';
 
			
		
	
		
		
			
				
					
					                            d1.valid <= '1';
                            d1.valid <= '1';
 
			
		
	
	
		
		
			
				
					
						
						
						
							
								 
						
					 
					@ -557,6 +527,8 @@ begin
 
			
		
	
		
		
			
				
					
					                        end loop;
                        end loop;
 
			
		
	
		
		
			
				
					
					                    end loop;
                    end loop;
 
			
		
	
		
		
			
				
					
					                end loop;
                end loop;
 
			
		
	
		
		
			
				
					
					            end if;
 
			
		
	
		
		
			
				
					
					        end loop;
 
			
		
	
		
		
			
				
					
					 
			
		
	
		
		
			
				
					
					        test_runner_cleanup(runner);
        test_runner_cleanup(runner);
 
			
		
	
		
		
			
				
					
					    end process;
    end process;